# Hardware and Software Support for Mixed Precision Computing: a Roadmap for Embedded and HPC Systems

High Performance Computing Summer School, 12-16 June, Pavia, Italy

William Fornaciari<sup>1,2</sup>

<sup>1</sup> DEIB - Politecnico di Milano

<sup>2</sup> CINI National Laboratory HPC-KTT









### Approximate and mixed-precision computing

#### **Approximate Computing**

- Trade off computation accuracy for performance and energy
- Variety of approaches: voltage scaling, loop perforation, precision scaling, etc.

#### **Mixed-Precision Computing**

- Fine-grained control of accuracy-performance/energy trade-off
- Modifying the data types involved in computation
- Error-prone when done manually, requires automation



#### The TEXTAROSSA EuroHPC project

Co-design approach to heterogeneous HPC solutions

#### Key objectives:

- energy efficiency and thermal control
- extreme computation efficiency via HW accelerators and new arithmetics
- seamless integration of reconfigurable accelerators in heterogeneous multi-node platforms





### The APROPOS MSCA-ITN project

Approximate Computing for Power and Energy Optimisation

Optimization through energy-accuracy trade-offs

#### Decrease energy consumption:

- Distributed computing
- Communications for cloud-based cyber-physical systems
- Embedded systems



#### Mixed-precision floating-point unit



Operation precision configurable at design time depending on 1) target applications, 2) accuracy requirements, 3) resource utilization constraints

No compiler-side changes required

Up to -19% EDP and -21% area compared to state-of-the-art, with <3% avg accuracy error



William Fornaciari – Politecnico di Milano

### Mixed-precision fixed-point hardware support



Supports at run time any 32-bit fixed-point format encoded in fixed-point mul/div opcode

Reuses hardware of integer mul/div (RISC-V M extension) with <u>limited changes</u>

- +4% area vs. RISC-V IM CPU
- -35% EDP vs. float exec. on RISC-V IMF CPU



William Fornaciari - Politecnico di Milano

Application

### Precision-tuning support at compiler level

Lower level of granularity = more opportunities for optimizations

Access to information about the specifics of target hardware

Non-intrusive and transparent for the programmer

Benefits from highly developed compiler ecosystem



### Precision-tuning tools: requirements

Optimize programs containing loops, conditionals and memory operations

Work with programs written in commonly-used programming language

Support wide variety of execution platforms

Work with a modern compilation ecosystem



## Compiler-based precision-tuning tools

| Tool         | Validation | Input Language | Algorithm                                                                                     |
|--------------|------------|----------------|-----------------------------------------------------------------------------------------------|
| TAFFO        | Static     | C, C++         | Interval Arithmetic, Affine Arithmetic, ILP                                                   |
| Rosa         | Static     | Scala          | Interval Arithmetic, Affine Arithmetic, SMT                                                   |
| Daisy        | Static     | Scala, C       | Interval Arithmetic, Affine Arithmetic, SMT, rewriting rules                                  |
| FloatSmith   | Dynamic    | C, C++         | Algorithmic Differentiation, Delta-<br>Debugging, Hierarchical Composition,<br>Genetic Search |
| Precimonious | Dynamic    | C, C++         | Delta-Debugging                                                                               |

#### Precision-tuning compiler: architecture



#### Precision-tuning compiler: architecture

- Initializer
   Code preprocessing
- 2. Value Range Analysis
  Propagates value ranges to each intermediate LLVM-IR instruction
- Data Type Allocation
   Decides data types and bit partitioning (for fixed point)
- 4. Code conversion

  Actual code manipulation
- 5. Feedback Estimation
  Estimates error (upper bound)
  Estimates speedup (faster / slower / similar)



### Hardware-compiler synergy

Mixed-precision is gaining support in the research and industry

- New hardware extensions are being designed, including support for new data types such as bfloat16
- Compiler-based tools developed to support the programmer in selecting the best solution for their applications

Need to combine these developments in a hardware/software codesign approach to maximize benefits



#### Hardware-software co-design



Compiler: different precision mixes

Hardware: different sizes of FP-unit

Select optimal HW implementation based on program and error/performance trade-off

#### **Future works**

#### Hardware/software co-design approach to precision tuning

- Optimize program for the best mix of data types depending on the architectural options available
- Output configuration for generation/selection of the hardware platform

#### **TAFFO** support for Heterogeneous Parallel HPC Architectures

- OpenMP support (done)
- OpenCL support
- CUDA support

